Merge branch 'master' of git://github.com/mossmann/hackrf
This commit is contained in:
11
firmware/sgpio-rx/Makefile
Normal file
11
firmware/sgpio-rx/Makefile
Normal file
@ -0,0 +1,11 @@
|
|||||||
|
# Hey Emacs, this is a -*- makefile -*-
|
||||||
|
|
||||||
|
BINARY = sgpio-rx
|
||||||
|
|
||||||
|
SRC = $(BINARY).c \
|
||||||
|
../common/hackrf_core.c \
|
||||||
|
../common/si5351c.c \
|
||||||
|
../common/max2837.c \
|
||||||
|
../common/max5864.c
|
||||||
|
|
||||||
|
include ../common/Makefile_inc.mk
|
1
firmware/sgpio-rx/README
Normal file
1
firmware/sgpio-rx/README
Normal file
@ -0,0 +1 @@
|
|||||||
|
This is a variation of sgpio.c for testing RX.
|
341
firmware/sgpio-rx/sgpio-rx.c
Normal file
341
firmware/sgpio-rx/sgpio-rx.c
Normal file
@ -0,0 +1,341 @@
|
|||||||
|
/*
|
||||||
|
* Copyright 2012 Michael Ossmann
|
||||||
|
* Copyright (C) 2012 Jared Boone
|
||||||
|
*
|
||||||
|
* This file is part of HackRF.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License as published by
|
||||||
|
* the Free Software Foundation; either version 2, or (at your option)
|
||||||
|
* any later version.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; see the file COPYING. If not, write to
|
||||||
|
* the Free Software Foundation, Inc., 51 Franklin Street,
|
||||||
|
* Boston, MA 02110-1301, USA.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <libopencm3/lpc43xx/gpio.h>
|
||||||
|
#include <libopencm3/lpc43xx/scu.h>
|
||||||
|
#include <libopencm3/lpc43xx/sgpio.h>
|
||||||
|
#include <libopencm3/lpc43xx/cgu.h>
|
||||||
|
#include <libopencm3/cm3/scs.h>
|
||||||
|
|
||||||
|
#include <hackrf_core.h>
|
||||||
|
#include <max5864.h>
|
||||||
|
#include <max2837.h>
|
||||||
|
|
||||||
|
void pin_setup(void) {
|
||||||
|
/* Configure SCU Pin Mux as GPIO */
|
||||||
|
scu_pinmux(SCU_PINMUX_LED1, SCU_GPIO_FAST);
|
||||||
|
scu_pinmux(SCU_PINMUX_LED2, SCU_GPIO_FAST);
|
||||||
|
scu_pinmux(SCU_PINMUX_LED3, SCU_GPIO_FAST);
|
||||||
|
|
||||||
|
scu_pinmux(SCU_PINMUX_EN1V8, SCU_GPIO_FAST);
|
||||||
|
|
||||||
|
/* Configure all GPIO as Input (safe state) */GPIO0_DIR = 0;
|
||||||
|
GPIO1_DIR = 0;
|
||||||
|
GPIO2_DIR = 0;
|
||||||
|
GPIO3_DIR = 0;
|
||||||
|
GPIO4_DIR = 0;
|
||||||
|
GPIO5_DIR = 0;
|
||||||
|
GPIO6_DIR = 0;
|
||||||
|
GPIO7_DIR = 0;
|
||||||
|
|
||||||
|
/* Configure GPIO2[1/2/8] (P4_1/2 P6_12) as output. */
|
||||||
|
GPIO2_DIR |= (PIN_LED1 | PIN_LED2 | PIN_LED3);
|
||||||
|
|
||||||
|
/* GPIO3[6] on P6_10 as output. */
|
||||||
|
GPIO3_DIR |= PIN_EN1V8;
|
||||||
|
|
||||||
|
/* Configure SSP1 Peripheral (to be moved later in SSP driver) */
|
||||||
|
scu_pinmux(SCU_SSP1_MISO, (SCU_SSP_IO | SCU_CONF_FUNCTION5));
|
||||||
|
scu_pinmux(SCU_SSP1_MOSI, (SCU_SSP_IO | SCU_CONF_FUNCTION5));
|
||||||
|
scu_pinmux(SCU_SSP1_SCK, (SCU_SSP_IO | SCU_CONF_FUNCTION1));
|
||||||
|
scu_pinmux(SCU_SSP1_SSEL, (SCU_SSP_IO | SCU_CONF_FUNCTION1));
|
||||||
|
}
|
||||||
|
|
||||||
|
void enable_1v8_power() {
|
||||||
|
gpio_set(PORT_EN1V8, PIN_EN1V8);
|
||||||
|
}
|
||||||
|
|
||||||
|
void release_cpld_jtag_pins() {
|
||||||
|
scu_pinmux(SCU_PINMUX_CPLD_TDO, SCU_GPIO_NOPULL | SCU_CONF_FUNCTION4);
|
||||||
|
scu_pinmux(SCU_PINMUX_CPLD_TCK, SCU_GPIO_NOPULL | SCU_CONF_FUNCTION0);
|
||||||
|
scu_pinmux(SCU_PINMUX_CPLD_TMS, SCU_GPIO_NOPULL | SCU_CONF_FUNCTION0);
|
||||||
|
scu_pinmux(SCU_PINMUX_CPLD_TDI, SCU_GPIO_NOPULL | SCU_CONF_FUNCTION0);
|
||||||
|
|
||||||
|
GPIO_DIR(PORT_CPLD_TDO) &= ~PIN_CPLD_TDO;
|
||||||
|
GPIO_DIR(PORT_CPLD_TCK) &= ~PIN_CPLD_TCK;
|
||||||
|
GPIO_DIR(PORT_CPLD_TMS) &= ~PIN_CPLD_TMS;
|
||||||
|
GPIO_DIR(PORT_CPLD_TDI) &= ~PIN_CPLD_TDI;
|
||||||
|
}
|
||||||
|
|
||||||
|
void configure_sgpio_pin_functions() {
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO0, SCU_GPIO_FAST | SCU_CONF_FUNCTION3);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO1, SCU_GPIO_FAST | SCU_CONF_FUNCTION3);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO2, SCU_GPIO_FAST | SCU_CONF_FUNCTION2);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO3, SCU_GPIO_FAST | SCU_CONF_FUNCTION2);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO4, SCU_GPIO_FAST | SCU_CONF_FUNCTION2);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO5, SCU_GPIO_FAST | SCU_CONF_FUNCTION2);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO6, SCU_GPIO_FAST | SCU_CONF_FUNCTION0);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO7, SCU_GPIO_FAST | SCU_CONF_FUNCTION6);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO8, SCU_GPIO_FAST | SCU_CONF_FUNCTION6);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO9, SCU_GPIO_FAST | SCU_CONF_FUNCTION7);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO10, SCU_GPIO_FAST | SCU_CONF_FUNCTION6);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO11, SCU_GPIO_FAST | SCU_CONF_FUNCTION6);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO12, SCU_GPIO_FAST | SCU_CONF_FUNCTION6);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO13, SCU_GPIO_FAST | SCU_CONF_FUNCTION7);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO14, SCU_GPIO_FAST | SCU_CONF_FUNCTION7);
|
||||||
|
scu_pinmux(SCU_PINMUX_SGPIO15, SCU_GPIO_FAST | SCU_CONF_FUNCTION7);
|
||||||
|
}
|
||||||
|
|
||||||
|
void test_sgpio_interface() {
|
||||||
|
const uint_fast8_t host_clock_sgpio_pin = 8; // Input
|
||||||
|
const uint_fast8_t host_capture_sgpio_pin = 9; // Input
|
||||||
|
const uint_fast8_t host_disable_sgpio_pin = 10; // Output
|
||||||
|
const uint_fast8_t host_direction_sgpio_pin = 11; // Output
|
||||||
|
|
||||||
|
SGPIO_GPIO_OENREG = 0; // All inputs for the moment.
|
||||||
|
|
||||||
|
// Disable all counters during configuration
|
||||||
|
SGPIO_CTRL_ENABLE = 0;
|
||||||
|
|
||||||
|
configure_sgpio_pin_functions();
|
||||||
|
|
||||||
|
// Make all SGPIO controlled by SGPIO's "GPIO" registers
|
||||||
|
for (uint_fast8_t i = 0; i < 16; i++) {
|
||||||
|
SGPIO_OUT_MUX_CFG(i) = (0L << 4) | (4L << 0);
|
||||||
|
}
|
||||||
|
|
||||||
|
// Set SGPIO output values.
|
||||||
|
SGPIO_GPIO_OUTREG = (1L << host_direction_sgpio_pin)
|
||||||
|
| (1L << host_disable_sgpio_pin);
|
||||||
|
|
||||||
|
// Enable SGPIO pin outputs.
|
||||||
|
SGPIO_GPIO_OENREG = (1L << host_direction_sgpio_pin)
|
||||||
|
| (1L << host_disable_sgpio_pin) | (0L << host_capture_sgpio_pin)
|
||||||
|
| (0L << host_clock_sgpio_pin) | (0xFF << 0);
|
||||||
|
|
||||||
|
// Configure SGPIO slices.
|
||||||
|
|
||||||
|
// Enable codec data stream.
|
||||||
|
SGPIO_GPIO_OUTREG &= ~(1L << host_disable_sgpio_pin);
|
||||||
|
|
||||||
|
while (1) {
|
||||||
|
for (uint_fast8_t i = 0; i < 8; i++) {
|
||||||
|
SGPIO_GPIO_OUTREG ^= (1L << i);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
void configure_sgpio_test_tx() {
|
||||||
|
// Disable all counters during configuration
|
||||||
|
SGPIO_CTRL_ENABLE = 0;
|
||||||
|
|
||||||
|
configure_sgpio_pin_functions();
|
||||||
|
|
||||||
|
// Set SGPIO output values.
|
||||||
|
SGPIO_GPIO_OUTREG =
|
||||||
|
(1L << 11) | // direction
|
||||||
|
(1L << 10); // disable
|
||||||
|
|
||||||
|
// Enable SGPIO pin outputs.
|
||||||
|
SGPIO_GPIO_OENREG =
|
||||||
|
(1L << 11) | // direction: TX: data to CPLD
|
||||||
|
(1L << 10) | // disable
|
||||||
|
(0L << 9) | // capture
|
||||||
|
(0L << 8) | // clock
|
||||||
|
0xFF; // data: output
|
||||||
|
|
||||||
|
SGPIO_OUT_MUX_CFG( 8) = 0; // SGPIO: Input: clock
|
||||||
|
SGPIO_OUT_MUX_CFG( 9) = 0; // SGPIO: Input: qualifier
|
||||||
|
SGPIO_OUT_MUX_CFG(10) = (0L << 4) | (4L << 0); // GPIO: Output: disable
|
||||||
|
SGPIO_OUT_MUX_CFG(11) = (0L << 4) | (4L << 0); // GPIO: Output: direction
|
||||||
|
|
||||||
|
for(uint_fast8_t i=0; i<8; i++) {
|
||||||
|
// SGPIO pin 0 outputs slice A bit "i".
|
||||||
|
SGPIO_OUT_MUX_CFG(i) =
|
||||||
|
(0L << 4) | // P_OE_CFG = 0
|
||||||
|
(9L << 0); // P_OUT_CFG = 9, dout_doutm8a (8-bit mode 8a)
|
||||||
|
}
|
||||||
|
|
||||||
|
// Slice A
|
||||||
|
SGPIO_MUX_CFG(SGPIO_SLICE_A) =
|
||||||
|
(0L << 12) | // CONCAT_ORDER = 0 (self-loop)
|
||||||
|
(1L << 11) | // CONCAT_ENABLE = 1 (concatenate data)
|
||||||
|
(0L << 9) | // QUALIFIER_SLICE_MODE = X
|
||||||
|
(1L << 7) | // QUALIFIER_PIN_MODE = 1 (SGPIO9)
|
||||||
|
(3L << 5) | // QUALIFIER_MODE = 3 (external SGPIO pin)
|
||||||
|
(0L << 3) | // CLK_SOURCE_SLICE_MODE = X
|
||||||
|
(0L << 1) | // CLK_SOURCE_PIN_MODE = 0 (SGPIO8)
|
||||||
|
(1L << 0); // EXT_CLK_ENABLE = 1, external clock signal
|
||||||
|
|
||||||
|
SGPIO_SLICE_MUX_CFG(SGPIO_SLICE_A) =
|
||||||
|
(0L << 8) | // INV_QUALIFIER = 0 (use normal qualifier)
|
||||||
|
(3L << 6) | // PARALLEL_MODE = 3 (shift 8 bits per clock)
|
||||||
|
(0L << 4) | // DATA_CAPTURE_MODE = 0 (detect rising edge)
|
||||||
|
(0L << 3) | // INV_OUT_CLK = 0 (normal clock)
|
||||||
|
(1L << 2) | // CLKGEN_MODE = 1 (use external pin clock)
|
||||||
|
(0L << 1) | // CLK_CAPTURE_MODE = 0 (use rising clock edge)
|
||||||
|
(0L << 0); // MATCH_MODE = 0 (do not match data)
|
||||||
|
|
||||||
|
SGPIO_PRESET(SGPIO_SLICE_A) = 0;
|
||||||
|
SGPIO_COUNT(SGPIO_SLICE_A) = 0;
|
||||||
|
SGPIO_POS(SGPIO_SLICE_A) = (0x3L << 8) | (0x3L << 0);
|
||||||
|
SGPIO_REG(SGPIO_SLICE_A) = 0x80808080; // Primary output data register
|
||||||
|
SGPIO_REG_SS(SGPIO_SLICE_A) = 0x80808080; // Shadow output data register
|
||||||
|
|
||||||
|
// Start SGPIO operation by enabling slice clocks.
|
||||||
|
SGPIO_CTRL_ENABLE =
|
||||||
|
(1L << SGPIO_SLICE_A)
|
||||||
|
;
|
||||||
|
|
||||||
|
// LSB goes out first, samples are 0x<Q1><I1><Q0><I0>
|
||||||
|
volatile uint32_t buffer[] = {
|
||||||
|
0xda808080,
|
||||||
|
0xda80ff80,
|
||||||
|
0x26808080,
|
||||||
|
0x26800180,
|
||||||
|
};
|
||||||
|
uint32_t i = 0;
|
||||||
|
|
||||||
|
// Enable codec data stream.
|
||||||
|
SGPIO_GPIO_OUTREG &= ~(1L << 10);
|
||||||
|
|
||||||
|
while(true) {
|
||||||
|
while(SGPIO_STATUS_1 == 0);
|
||||||
|
SGPIO_REG_SS(SGPIO_SLICE_A) = buffer[(i++) & 3];
|
||||||
|
SGPIO_CLR_STATUS_1 = 1;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
void configure_sgpio_test_rx() {
|
||||||
|
// Disable all counters during configuration
|
||||||
|
SGPIO_CTRL_ENABLE = 0;
|
||||||
|
|
||||||
|
configure_sgpio_pin_functions();
|
||||||
|
|
||||||
|
// Set SGPIO output values.
|
||||||
|
SGPIO_GPIO_OUTREG =
|
||||||
|
(0L << 11) | // direction
|
||||||
|
(1L << 10); // disable
|
||||||
|
|
||||||
|
// Enable SGPIO pin outputs.
|
||||||
|
SGPIO_GPIO_OENREG =
|
||||||
|
(1L << 11) | // direction: RX: data from CPLD
|
||||||
|
(1L << 10) | // disable
|
||||||
|
(0L << 9) | // capture
|
||||||
|
(0L << 8) | // clock
|
||||||
|
0x00; // data: input
|
||||||
|
|
||||||
|
SGPIO_OUT_MUX_CFG( 8) = 0; // SGPIO: Input: clock
|
||||||
|
SGPIO_OUT_MUX_CFG( 9) = 0; // SGPIO: Input: qualifier
|
||||||
|
SGPIO_OUT_MUX_CFG(10) = (0L << 4) | (4L << 0); // GPIO: Output: disable
|
||||||
|
SGPIO_OUT_MUX_CFG(11) = (0L << 4) | (4L << 0); // GPIO: Output: direction
|
||||||
|
|
||||||
|
for(uint_fast8_t i=0; i<8; i++) {
|
||||||
|
SGPIO_OUT_MUX_CFG(i) =
|
||||||
|
(0L << 4) | // P_OE_CFG = 0
|
||||||
|
(9L << 0); // P_OUT_CFG = 9, dout_doutm8a (8-bit mode 8a)
|
||||||
|
}
|
||||||
|
|
||||||
|
// Slice A
|
||||||
|
SGPIO_MUX_CFG(SGPIO_SLICE_A) =
|
||||||
|
(0L << 12) | // CONCAT_ORDER = X
|
||||||
|
(0L << 11) | // CONCAT_ENABLE = 0 (concatenate data)
|
||||||
|
(0L << 9) | // QUALIFIER_SLICE_MODE = X
|
||||||
|
(1L << 7) | // QUALIFIER_PIN_MODE = 1 (SGPIO9)
|
||||||
|
(3L << 5) | // QUALIFIER_MODE = 3 (external SGPIO pin)
|
||||||
|
(0L << 3) | // CLK_SOURCE_SLICE_MODE = X
|
||||||
|
(0L << 1) | // CLK_SOURCE_PIN_MODE = 0 (SGPIO8)
|
||||||
|
(1L << 0); // EXT_CLK_ENABLE = 1, external clock signal
|
||||||
|
|
||||||
|
SGPIO_SLICE_MUX_CFG(SGPIO_SLICE_A) =
|
||||||
|
(0L << 8) | // INV_QUALIFIER = 0 (use normal qualifier)
|
||||||
|
(3L << 6) | // PARALLEL_MODE = 3 (shift 8 bits per clock)
|
||||||
|
(0L << 4) | // DATA_CAPTURE_MODE = 0 (detect rising edge)
|
||||||
|
(0L << 3) | // INV_OUT_CLK = X
|
||||||
|
(1L << 2) | // CLKGEN_MODE = 1 (use external pin clock)
|
||||||
|
(1L << 1) | // CLK_CAPTURE_MODE = 1 (use falling clock edge)
|
||||||
|
(0L << 0); // MATCH_MODE = 0 (do not match data)
|
||||||
|
|
||||||
|
SGPIO_PRESET(SGPIO_SLICE_A) = 0;
|
||||||
|
SGPIO_COUNT(SGPIO_SLICE_A) = 0;
|
||||||
|
SGPIO_POS(SGPIO_SLICE_A) = (0x3L << 8) | (0x3L << 0);
|
||||||
|
SGPIO_REG(SGPIO_SLICE_A) = 0xCAFEBABE; // Primary output data register
|
||||||
|
SGPIO_REG_SS(SGPIO_SLICE_A) = 0xDEADBEEF; // Shadow output data register
|
||||||
|
|
||||||
|
// Start SGPIO operation by enabling slice clocks.
|
||||||
|
SGPIO_CTRL_ENABLE = (1L << SGPIO_SLICE_A);
|
||||||
|
|
||||||
|
volatile uint32_t buffer[4096];
|
||||||
|
uint32_t i = 0;
|
||||||
|
int16_t magsq;
|
||||||
|
int8_t sigi, sigq;
|
||||||
|
|
||||||
|
// Enable codec data stream.
|
||||||
|
SGPIO_GPIO_OUTREG &= ~(1L << 10);
|
||||||
|
|
||||||
|
gpio_set(PORT_LED1_3, (PIN_LED2)); /* LED2 on */
|
||||||
|
while(true) {
|
||||||
|
while(SGPIO_STATUS_1 == 0);
|
||||||
|
gpio_set(PORT_LED1_3, (PIN_LED1)); /* LED1 on */
|
||||||
|
SGPIO_CLR_STATUS_1 = 1;
|
||||||
|
buffer[i & 4095] = SGPIO_REG_SS(SGPIO_SLICE_A);
|
||||||
|
|
||||||
|
/* find the magnitude squared */
|
||||||
|
sigi = (buffer[i & 4095] & 0xff) - 0x80;
|
||||||
|
sigq = ((buffer[i & 4095] >> 8) & 0xff) - 0x80;
|
||||||
|
magsq = sigi * sigq;
|
||||||
|
if ((uint16_t)magsq & 0x8000) {
|
||||||
|
magsq ^= 0xffff;
|
||||||
|
magsq++;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* illuminate LED3 only when magsq exceeds threshold */
|
||||||
|
if (magsq > 0x3c00)
|
||||||
|
gpio_set(PORT_LED1_3, (PIN_LED3)); /* LED3 on */
|
||||||
|
else
|
||||||
|
gpio_clear(PORT_LED1_3, (PIN_LED3)); /* LED3 off */
|
||||||
|
i++;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
int main(void) {
|
||||||
|
|
||||||
|
const uint32_t freq = 2483000000U;
|
||||||
|
|
||||||
|
pin_setup();
|
||||||
|
enable_1v8_power();
|
||||||
|
cpu_clock_init();
|
||||||
|
|
||||||
|
CGU_BASE_PERIPH_CLK = (CGU_BASE_CLK_AUTOBLOCK
|
||||||
|
| (CGU_SRC_PLL1 << CGU_BASE_CLK_SEL_SHIFT));
|
||||||
|
|
||||||
|
CGU_BASE_APB1_CLK = (CGU_BASE_CLK_AUTOBLOCK
|
||||||
|
| (CGU_SRC_PLL1 << CGU_BASE_CLK_SEL_SHIFT));
|
||||||
|
|
||||||
|
ssp1_init();
|
||||||
|
|
||||||
|
ssp1_set_mode_max2837();
|
||||||
|
max2837_setup();
|
||||||
|
max2837_set_frequency(freq);
|
||||||
|
max2837_start();
|
||||||
|
max2837_rx();
|
||||||
|
|
||||||
|
ssp1_set_mode_max5864();
|
||||||
|
max5864_xcvr();
|
||||||
|
configure_sgpio_test_rx();
|
||||||
|
|
||||||
|
while (1) {
|
||||||
|
|
||||||
|
}
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
57
firmware/sgpio-rx/table.py
Normal file
57
firmware/sgpio-rx/table.py
Normal file
@ -0,0 +1,57 @@
|
|||||||
|
mossmann@grumio ~/github/hackrf/firmware/simpletx $ python
|
||||||
|
Python 2.7.3 (default, Jun 22 2012, 11:10:47)
|
||||||
|
[GCC 4.5.3] on linux2
|
||||||
|
Type "help", "copyright", "credits" or "license" for more information.
|
||||||
|
>>> import math
|
||||||
|
>>> def y(i,max):
|
||||||
|
... return int(127.5*(math.sin(tau*i/max)+1))
|
||||||
|
...
|
||||||
|
>>> tau=math.pi*2
|
||||||
|
>>> def x(i,max):
|
||||||
|
... return int(127.5*(math.cos(tau*i/max)+1))
|
||||||
|
...
|
||||||
|
>>> def table(max):
|
||||||
|
... for i in range(0, max, 2):
|
||||||
|
... print "%02x%02x%02x%02x," % (y(i+1,max), x(i+1,max), y(i,max), x(i,max))
|
||||||
|
...
|
||||||
|
>>> table(32)
|
||||||
|
98fc7fff,
|
||||||
|
c6e9b0f5,
|
||||||
|
e9c6d9d9,
|
||||||
|
fc98f5b0,
|
||||||
|
fc66ff7f,
|
||||||
|
e938f54e,
|
||||||
|
c615d925,
|
||||||
|
9802b009,
|
||||||
|
66027f00,
|
||||||
|
38154e09,
|
||||||
|
15382525,
|
||||||
|
0266094e,
|
||||||
|
0298007f,
|
||||||
|
15c609b0,
|
||||||
|
38e925d9,
|
||||||
|
66fc4ef5,
|
||||||
|
|
||||||
|
|
||||||
|
>>> def table(max):
|
||||||
|
... for i in range(0, max, 2):
|
||||||
|
... print "0x%02x%02x%02x%02x," % (y(i+1,max), x(i+1,max), y(i,max), x(i,max))
|
||||||
|
...
|
||||||
|
>>> table(32)
|
||||||
|
0x98fc7fff,
|
||||||
|
0xc6e9b0f5,
|
||||||
|
0xe9c6d9d9,
|
||||||
|
0xfc98f5b0,
|
||||||
|
0xfc66ff7f,
|
||||||
|
0xe938f54e,
|
||||||
|
0xc615d925,
|
||||||
|
0x9802b009,
|
||||||
|
0x66027f00,
|
||||||
|
0x38154e09,
|
||||||
|
0x15382525,
|
||||||
|
0x0266094e,
|
||||||
|
0x0298007f,
|
||||||
|
0x15c609b0,
|
||||||
|
0x38e925d9,
|
||||||
|
0x66fc4ef5,
|
||||||
|
|
File diff suppressed because it is too large
Load Diff
@ -6,5 +6,5 @@ jtag <<COMMANDSEND
|
|||||||
cable jtagkey vid=0x0403 pid=0x6010 interface=0 driver=ftdi-mpsse
|
cable jtagkey vid=0x0403 pid=0x6010 interface=0 driver=ftdi-mpsse
|
||||||
bsdl path bsdl/xc2c
|
bsdl path bsdl/xc2c
|
||||||
detect
|
detect
|
||||||
svf sgpio_if.svf progress stop
|
svf default.svf progress stop
|
||||||
COMMANDSEND
|
COMMANDSEND
|
||||||
|
@ -18,75 +18,75 @@
|
|||||||
# the Free Software Foundation, Inc., 51 Franklin Street,
|
# the Free Software Foundation, Inc., 51 Franklin Street,
|
||||||
# Boston, MA 02110-1301, USA.
|
# Boston, MA 02110-1301, USA.
|
||||||
|
|
||||||
NET "CODEC_CLK" LOC="23" |FAST |IOSTANDARD=LVCMOS18;
|
NET "CODEC_CLK" LOC="23" |IOSTANDARD=LVCMOS33;
|
||||||
NET "CODEC_X2_CLK" LOC="27" |FAST |IOSTANDARD=LVCMOS18;
|
NET "CODEC_X2_CLK" LOC="27" |IOSTANDARD=LVCMOS33;
|
||||||
#NET "GCLK0" LOC="22" |FAST |IOSTANDARD=LVCMOS18;
|
#NET "GCLK0" LOC="22" |IOSTANDARD=LVCMOS33;
|
||||||
|
|
||||||
NET "CODEC_X2_CLK" TNM_NET = CODEC_X2_CLK;
|
NET "CODEC_X2_CLK" TNM_NET = CODEC_X2_CLK;
|
||||||
TIMESPEC TS_codec_x2_data = PERIOD "CODEC_X2_CLK" 50 ns;
|
TIMESPEC TS_codec_x2_data = PERIOD "CODEC_X2_CLK" 50 ns;
|
||||||
|
|
||||||
NET "DA<7>" LOC="35" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<7>" LOC="35" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<6>" LOC="36" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<6>" LOC="36" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<5>" LOC="37" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<5>" LOC="37" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<4>" LOC="39" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<4>" LOC="39" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<3>" LOC="40" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<3>" LOC="40" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<2>" LOC="41" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<2>" LOC="41" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<1>" LOC="42" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<1>" LOC="42" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DA<0>" LOC="43" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DA<0>" LOC="43" |IOSTANDARD=LVCMOS33;
|
||||||
|
|
||||||
NET "DD<9>" LOC="17" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<9>" LOC="17" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<8>" LOC="18" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<8>" LOC="18" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<7>" LOC="19" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<7>" LOC="19" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<6>" LOC="24" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<6>" LOC="24" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<5>" LOC="28" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<5>" LOC="28" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<4>" LOC="29" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<4>" LOC="29" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<3>" LOC="30" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<3>" LOC="30" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<2>" LOC="32" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<2>" LOC="32" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<1>" LOC="33" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<1>" LOC="33" |IOSTANDARD=LVCMOS33;
|
||||||
NET "DD<0>" LOC="34" |FAST |IOSTANDARD=LVCMOS18;
|
NET "DD<0>" LOC="34" |IOSTANDARD=LVCMOS33;
|
||||||
|
|
||||||
NET "B1AUX<16>" LOC="60" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<16>" LOC="60" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<15>" LOC="58" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<15>" LOC="58" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<14>" LOC="56" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<14>" LOC="56" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<13>" LOC="55" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<13>" LOC="55" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<12>" LOC="53" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<12>" LOC="53" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<11>" LOC="52" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<11>" LOC="52" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<10>" LOC="50" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<10>" LOC="50" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B1AUX<9>" LOC="49" |FAST |IOSTANDARD=LVCMOS18;
|
NET "B1AUX<9>" LOC="49" |IOSTANDARD=LVCMOS33;
|
||||||
|
|
||||||
#NET "SGPIO<15>" LOC="78" |FAST |IOSTANDARD=LVCMOS33;
|
#NET "SGPIO<15>" LOC="78" |IOSTANDARD=LVCMOS33;
|
||||||
#NET "SGPIO<14>" LOC="81" |FAST |IOSTANDARD=LVCMOS33;
|
#NET "SGPIO<14>" LOC="81" |IOSTANDARD=LVCMOS33;
|
||||||
#NET "SGPIO<13>" LOC="90" |FAST |IOSTANDARD=LVCMOS33;
|
#NET "SGPIO<13>" LOC="90" |IOSTANDARD=LVCMOS33;
|
||||||
#NET "SGPIO<12>" LOC="70" |FAST |IOSTANDARD=LVCMOS33;
|
#NET "SGPIO<12>" LOC="70" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DIRECTION" LOC="71" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DIRECTION" LOC="71" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DISABLE" LOC="76" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DISABLE" LOC="76" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_CAPTURE" LOC="91" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_CAPTURE" LOC="91" |IOSTANDARD=LVCMOS33;
|
||||||
#NET "HOST_CLK" LOC="68" |FAST |IOSTANDARD=LVCMOS33;
|
#NET "HOST_CLK" LOC="68" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<7>" LOC="77" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<7>" LOC="77" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<6>" LOC="61" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<6>" LOC="61" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<5>" LOC="64" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<5>" LOC="64" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<4>" LOC="67" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<4>" LOC="67" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<3>" LOC="72" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<3>" LOC="72" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<2>" LOC="74" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<2>" LOC="74" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<1>" LOC="79" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<1>" LOC="79" |IOSTANDARD=LVCMOS33;
|
||||||
NET "HOST_DATA<0>" LOC="89" |FAST |IOSTANDARD=LVCMOS33;
|
NET "HOST_DATA<0>" LOC="89" |IOSTANDARD=LVCMOS33;
|
||||||
|
|
||||||
NET "B2AUX<16>" LOC="92" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<16>" LOC="92" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<15>" LOC="94" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<15>" LOC="94" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<14>" LOC="97" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<14>" LOC="97" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<13>" LOC="99" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<13>" LOC="99" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<12>" LOC="1" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<12>" LOC="1" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<11>" LOC="2" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<11>" LOC="2" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<10>" LOC="3" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<10>" LOC="3" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<9>" LOC="4" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<9>" LOC="4" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<8>" LOC="6" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<8>" LOC="6" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<7>" LOC="7" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<7>" LOC="7" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<6>" LOC="8" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<6>" LOC="8" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<5>" LOC="9" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<5>" LOC="9" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<4>" LOC="10" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<4>" LOC="10" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<3>" LOC="11" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<3>" LOC="11" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<2>" LOC="12" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<2>" LOC="12" |IOSTANDARD=LVCMOS33;
|
||||||
NET "B2AUX<1>" LOC="13" |FAST |IOSTANDARD=LVCMOS33;
|
NET "B2AUX<1>" LOC="13" |IOSTANDARD=LVCMOS33;
|
||||||
|
|
||||||
INST "DA<0>" TNM=adc_data;
|
INST "DA<0>" TNM=adc_data;
|
||||||
INST "DA<1>" TNM=adc_data;
|
INST "DA<1>" TNM=adc_data;
|
||||||
|
Reference in New Issue
Block a user